Logo
University of Texas

Semiconductor Digital Architect, Texas Institute for Electronics

University of Texas, Austin, Texas, us, 78716

Save Job

**Job Posting Title:**Semiconductor Digital Architect, Texas Institute for Electronics**----****Hiring Department:**Texas Institute for Electronics**----****Position Open To:**All Applicants**----****Weekly Scheduled Hours:**40**----****FLSA Status:**To Be Determined at Offer**----****Earliest Start Date:**Ongoing**----****Position Duration:**Expected to Continue**----****Location:**AUSTIN, TX**----****Job Details:**## General Notes*About TIE*Texas Institute for Electronics (TIE) is a transformative, well-funded semiconductor foundry venture combining the agility of a startup with the scale of a national initiative.*Our Mission*A key part of our mission is to advance the state of the art in 3D heterogeneous integration (3DHI), chiplet-based architectures, and multi-component microsystems- catalyzing breakthroughs across microelectronics, artificial intelligence, quantum computing, high-performance computing, and next-generation healthcare devices.*Our Impact*Backed by $1.4 billion in combined funding from DARPA, Texas state initiatives, and strategic partners, we are building foundational capabilities in advanced packaging and integrated design infrastructure to restore U.S. leadership in microelectronics manufacturing.*Our Technology*Our 3DHI and chiplet integration platforms integrate novel thermal management and advanced interconnect solutions to deliver unprecedented performance and energy efficiency. Operating at the intersection of defense electronics and commercial markets, TIE offers a rare opportunity to reimagine an industry from the ground up and build transformative products with global impact.UT Austin, recognized by Forbes as one of , provides outstanding

and

packages that include:* Competitive health benefits (employee premiums covered at 100%, family premiums at 50%)* Voluntary Vision, Dental, Life, and Disability insurance options* Generous paid vacation, sick time, and holidays* Teachers Retirement System of Texas, a defined benefit retirement plan, with 8.25% employer matching funds* Additional Voluntary Retirement Programs: Tax Sheltered Annuity 403(b) and a Deferred Compensation program 457(b)* Flexible spending account options for medical and childcare expenses* Robust free training access through LinkedIn Learning plus professional conference opportunities* Tuition assistance* Expansive employee discount program including athletic tickets* Free access to UT Austin's libraries and museums with staff ID card* Free rides on all UT Shuttle and Austin CapMetro buses with staff ID card* For more details, please see

and

and## PurposeThe purpose of the Semiconductor Digital Architect is to develop next-generation digital subsystems and compute fabrics for 2.5D/3D microsystems, enabling scalable, high-bandwidth integration across AI, HPC, and wireless acceleration platforms. This includes defining architecture specifications, collaborating with teams to optimize performance, and engaging with semiconductor industry partners to shape ecosystem directions.## Responsibilities* Architect next-generation digital subsystems and compute fabrics for 2.5D/3D microsystems—enabling scalable, high-bandwidth integration across AI, HPC, and wireless acceleration platforms.* Define and optimize architecture specifications, dataflows, and interconnect topologies (chiplet fabrics, NoCs, HBM, PCIe/CXL) across heterogeneous dies.* Collaborate with EDA, packaging, and system modeling teams to co-optimize digital architectures for performance, power, and reliability.* Lead system-level modeling and design-space exploration for AI and signal-processing workloads using simulation and prototyping frameworks.* Engage with industry partners and standards bodies (UALink, NVLink Fusion, UltraEthernet, CXL 3.x) to shape ecosystem directions.* Mentor internal design teams on RTL methodologies, IP integration, and verification best practices for multi-die systems.* Translate architectural innovations into roadmaps and reference designs, driving alignment between research, productization, and customer enablement.* Other related functions as assigned.## Required Qualifications* Master’s of Science in Electrical or Computer Engineering.* 12 years of experience in digital or system architecture for SoC/FPGA/ASIC designs, with strong exposure to AI, networking, or HPC accelerators.* Deep expertise in dataflow architectures, memory hierarchies, interconnects, and compute optimization.* Hands-on experience with RTL design/verification (SystemVerilog/VHDL), hardware-software co-design, and FPGA prototyping.* Proficiency in performance modeling and architectural trade-off analysis (SystemC, C++, or Python-based frameworks).* Strong cross-disciplinary collaboration—able to interface with packaging, EDA, and process engineering teams.* Proven record of delivering complex digital design programs from concept through execution.* Location. Austin, Texas is preferred for close collaboration with our engineering teams and partners. Hybrid work arrangements may be possible, with travel up to 30–50% as needed. Any flexible arrangement would be subject to university policies and approval regarding employment laws and regulations.## Preferred Qualifications* PhD. D in in Electrical or Computer Engineering and ten or more years of experience in digital or system architecture for SoC/FPGA/ASIC designs, with strong exposure to AI, networking, or HPC accelerators.* Prior architecture experience at AI or semiconductor computer companies.* Familiarity with heterogeneous (multi-materials and/or multi-function) compute integration and multi-die packaging (2.5D/3D, hybrid bonding, interposers).* Experience with AI/ML or 5G/6G hardware acceleration, linear algebra, and signal-processing architectures.* Knowledge of interconnect and chiplet standards (BoW, UCIe, CXL, NVLink, UALink) and their ecosystem enablement.* Track record of publications, patents, or industry leadership in digital or system architecture.* Excellent technical writing and presentation skills for cross-functional and customer-facing collaboration.## Salary RangeTIE pays industry-competitive salaries.## Working Conditions* May work around standard office conditions* Repetitive use of a keyboard at a workstation* Use of manual dexterity (ex: using a mouse)## Work Shift* Monday - Friday 8am to 5pm, or flexible between 7am and 6pm.* Hybrid work arrangements may be possible, with travel up to 30–50% as needed. Any flexible arrangement would be subject to university policies and approval regarding employment laws and regulations.## Required Materials* Resume/CV* 3 work references with their contact information; at least one reference should be from a supervisor* Letter of interest**Important for applicants who are NOT current university employees or contingent workers:**You will be prompted to submit your resume the first time you apply, then you will be provided an option to upload a new Resume for subsequent applications. Any additional Required Materials (letter of interest, references, etc.) will be uploaded in the Application Questions section; you will be able to multi-select additional files. Before submitting your online job application, ensure that ALL Required Materials have been uploaded.

Once your job application has been submitted, you cannot make changes.**Important for Current university employees and contingent workers:**As a current university employee or contingent worker, you MUST apply within Workday by searching for Find UT Jobs. If you are a current University employee, log-in to Workday, navigate to your Worker Profile, click the Career link in the left hand navigation menu and then update the sections in your Professional Profile before you apply. This information will be pulled in to your application. The application is one page and you will be prompted to upload #J-18808-Ljbffr