
TPU PCIe RTL Design Engineer
Google, Sunnyvale, CA, United States
Minimum Qualifications
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
5 years of experience in ASIC design, including one project focused on PCIe logic.
Experience debugging RTL using Verdi/VCS and automating tasks via Python or Perl.
Experience in SystemVerilog/Verilog for RTL development and microarchitecture definition.
Experience with PCIe protocol layers (e.g., Transaction, Data Link, and Physical) or LTSSM.
Experience with Clock Domain Crossing (CDC), timing closure, or synthesis flows.
Preferred Qualifications
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
8 years of ASIC design experience, including 3 years in PCIe (Gen4/5/6) controller or protocol logic.
Experience with advanced RTL design, including multi-clock domains, timing closure, datapath optimization, and hardware/firmware partitioning.
Experience with cross-functional leadership, driving efforts with software/system teams from RTL development through silicon bring‑up.
Experience in PCIe architecture, including Link Training and Status State Machine (LTSSM), TLP/FLIT pipelines, flow control, ordering rules, and performance tuning.
Knowledge of ASIC flow, SerDes, and scripting.
About the Job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting‑edge TPU (Tensor Processing Unit) technology that powers Google’s most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google’s TPU. You’ll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML‑driven systems.
Join the team designing and developing the core components of Google’s next‑generation Tensor Processing Units (TPUs), the custom‑built accelerators powering our AI and machine learning workloads in data centers.
As a PCIe Design Engineer, you will architect and implement SoC‑level RTL for our next‑generation data center accelerators. Beyond designing high‑performance PCIe subsystems, you will build the foundational SoC infrastructure—including clocking, reset, error handling, and chip management—that powers our silicon. Your highly cross‑functional role offers a big picture view of the product lifecycle from concept to production, requiring close collaboration with software and hardware teams to deliver accelerators.
This position offers the opportunity to work on challenging technical problems at the forefront of AI hardware, working in a dynamic and collaborative environment.
Responsibilities
Lead the PCIe microarchitecture and RTL development, ensuring high-performance designs that strictly adhere to PPA targets, coding standards, and quality guidelines.
Manage the full RTL lifecycle, including documentation and coding, while ensuring the design is sign‑off ready for Lint, CDC, and synthesis.
Partner with system architects to integrate the PCIe subsystem, ensuring it meets chip‑level bandwidth, latency, and power consumption goals.
Coordinate with Verification and Physical Design teams to develop test plans, leverage PCIe VIP, and achieve successful timing closure.
Resolve complex protocol issues and lead post‑silicon bring‑up to ensure link integrity and subsystem performance.
Compensation and Benefits
The US base salary range for this full‑time position is $163,000‑$237,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job‑related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google’s EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.
#J-18808-Ljbffr
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
5 years of experience in ASIC design, including one project focused on PCIe logic.
Experience debugging RTL using Verdi/VCS and automating tasks via Python or Perl.
Experience in SystemVerilog/Verilog for RTL development and microarchitecture definition.
Experience with PCIe protocol layers (e.g., Transaction, Data Link, and Physical) or LTSSM.
Experience with Clock Domain Crossing (CDC), timing closure, or synthesis flows.
Preferred Qualifications
Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
8 years of ASIC design experience, including 3 years in PCIe (Gen4/5/6) controller or protocol logic.
Experience with advanced RTL design, including multi-clock domains, timing closure, datapath optimization, and hardware/firmware partitioning.
Experience with cross-functional leadership, driving efforts with software/system teams from RTL development through silicon bring‑up.
Experience in PCIe architecture, including Link Training and Status State Machine (LTSSM), TLP/FLIT pipelines, flow control, ordering rules, and performance tuning.
Knowledge of ASIC flow, SerDes, and scripting.
About the Job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting‑edge TPU (Tensor Processing Unit) technology that powers Google’s most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google’s TPU. You’ll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML‑driven systems.
Join the team designing and developing the core components of Google’s next‑generation Tensor Processing Units (TPUs), the custom‑built accelerators powering our AI and machine learning workloads in data centers.
As a PCIe Design Engineer, you will architect and implement SoC‑level RTL for our next‑generation data center accelerators. Beyond designing high‑performance PCIe subsystems, you will build the foundational SoC infrastructure—including clocking, reset, error handling, and chip management—that powers our silicon. Your highly cross‑functional role offers a big picture view of the product lifecycle from concept to production, requiring close collaboration with software and hardware teams to deliver accelerators.
This position offers the opportunity to work on challenging technical problems at the forefront of AI hardware, working in a dynamic and collaborative environment.
Responsibilities
Lead the PCIe microarchitecture and RTL development, ensuring high-performance designs that strictly adhere to PPA targets, coding standards, and quality guidelines.
Manage the full RTL lifecycle, including documentation and coding, while ensuring the design is sign‑off ready for Lint, CDC, and synthesis.
Partner with system architects to integrate the PCIe subsystem, ensuring it meets chip‑level bandwidth, latency, and power consumption goals.
Coordinate with Verification and Physical Design teams to develop test plans, leverage PCIe VIP, and achieve successful timing closure.
Resolve complex protocol issues and lead post‑silicon bring‑up to ensure link integrity and subsystem performance.
Compensation and Benefits
The US base salary range for this full‑time position is $163,000‑$237,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job‑related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google’s EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.
#J-18808-Ljbffr