Mediabistro logo
job logo

Physical Design Engineer for Core IP

Intel Corporation, Hillsboro, OR, United States


**Welcome!**.Physical Design Engineer for Core IP page is loaded## Physical Design Engineer for Core IPlocations: US, Oregon, Hillsborotime type: Full timeposted on: Posted Todayjob requisition id: JR0282748# **Job Details:**## Job Description:As a member of Intel's CPU development team, you will have a front seat in designing the latest core IP to power cutting edge compute processors across client, server, IOTG and AI. We innovate state of the art microprocessor architecture on the most advanced and latest process technologies with a focus on power efficiency. Our core designs are present in nearly all segments of intels compute roadmap. **Job responsibilities include but are not limited to:*** Perform physical design implementation of custom CPU designs from RTL to GDS to create a design database that is ready for manufacturing.* Conduct all aspects of the CPU physical design flow including synthesis, place and route, clock tree synthesis, floor planning, static timing analysis, power/clock distribution, reliability, and power and noise analysis.* Conduct verification and signoff including formal equivalence verification, static timing analysis, reliability verification, static and dynamic power integrity, layout verification, electrical rule checking, and structural design checking. Analyzes results and makes recommendations to improve current and future CPU microarchitectures closely collaborating with logic, circuit, architecture, and design automation teams.* Possesse CPU specific expertise in various aspects of structural and physical design, including physical clock design, timing closure, coverage analysis, multiple power domain analysis, structured placement, routing, synthesis, and DFT.* Works intimately with industry EDA vendors to build and enhance tool capabilities to design a highspeed, low power synthesizable CPU.* Optimize CPU design to improve product level parameters such as power, frequency, and area.* Participate in the development and improvement of physical design methodologies and flow automation.## **Qualifications:**Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research. **Minimum Qualifications:*** Bachelors in Computer Engineering or Electrical Engineering with 3+ years of relevant work experience or M.S. in Computer Engineering or Electrical Engineering (or higher degree) with 2 + years of relevant work experience.* 2+ years of experience in:* Experience with integrated circuit design tools (ex: Synopsys/Cadence), including logic synthesis, place and route, static timing analysis and design closure* PV convergence (including static timing and power analysis)* Chip physical design verification including formal equivalence, timing, electrical rules, DRC/LVS, Noise and electro-migration checks.* Scripting in an interpreted language, minimum TCL in addition to at least one other (e.g. Perl, Python, Ruby)* Experience in one or more of the following areas: Synthesis of a digital logic block, which was integrated into a large SoC or IP**Preferred Qualifications:** Experience in the following:* Physical design best known practices concerning floor-planning, routing techniques, clock distribution* Static Timing Analysis, Noise analysis, and reliability verification techniques* RTL to GDS methodologies and formal equivalence## Job Type:Experienced Hire## Shift:Shift 1 (United States of America)## Primary Location:US, Oregon, Hillsboro## Additional Locations:## Business group:Silicon and Platform Engineering Group (SPE): Deliver breakthrough silicon and platform solutions that deliver industry-leading products today while also defining the next generation of computing experiences.## Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.## ## Position of TrustN/A## BenefitsWe offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the .Annual Salary Range for jobs which could be performed in the US: $122,440.00-232,190.00 USDThe range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.**Work Model for this Role**This role will require an on-site presence. \* Job posting details (such as work model, location or time type) are subject to change.\*ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.
#J-18808-Ljbffr