Logo
job logo

Analog Layout Engineer

TALENT Software Services, Santa Clara, California, us, 95053

Save Job

Possible 3 Month CTH | No Fees | Do Not Re-Post| Confidential

TMR ID: M4TWKB

Role: Analog Layout Engineer

Work location: Santa Clara, CA

Background and Meet and Greet: MANDATORY

Job Description Senior layout designer, will be responsible for layout of high-performance analog cores such as analog-to-digital converters, digital-to-analog converters, PLL, transceivers, etc.

Responsibilities include leading IC layout of cutting-edge high-performance, high-speed CMOS integrated circuits in foundry CMOS process nodes in 3nm, 5nm, 7nm, 16nm, following best practices from the industry.

Qualifications

Thorough knowledge of industry standard EDA tools from Cadence, Mentor and Synopsys.

Must be able to set up L V S, DRC, ERC environments and debug verification issues using Cadence and Mentor tools.

Experience with layout of high-performance analog blocks such as analog to digital converters, references, digital to analog converters, PLL etc. desired.

Experience with floor planning, block level routing and top-level chip assembly.

Knowledge of high-performance analog layout techniques such as common centroid layout, shielding, use of dummy devices, thermal aware layout with consideration for electromigration.

Demonstrated experience with analog layout for silicon chips in mass production.

Experience with FinFET Process Nodes preferred.

Experience working with distributed design teams a plus.Knowledge of skill code and layout automation a plus.

Self-starter with the ability to define and adhere to a schedule.

Must possess strong written and verbal communication skills.

10+ years’ experience in high performance analog layout in advanced CMOS process.

Key Responsibilities Experience in IC layout of cutting-edge high-performance, high-speed CMOS integrated circuits in foundry CMOS process nodes in 3nm, 5nm.

Mandatory Skills and Proficiencies

LVS, DRC, ERC

Knowledge of high-performance analog layout techniques

#J-18808-Ljbffr