Mediabistro logo
job logo

Silicon Packaging Design Engineer

Intel, Phoenix, AZ, United States


Job Details As a Silicon Packaging Design Engineer, you will play a pivotal role in driving the development of advanced substrate designs, contributing to the creation of cutting-edge technology that fuels Intel's innovation. You will be responsible for the end-to-end development of substrate designs, from concept through tape-out, ensuring optimal performance, cost efficiency, and manufacturability. This position provides an exciting opportunity to work collaboratively with silicon and hardware teams, directly impacting Intel's success in delivering world-class solutions for high-performance applications.
Responsibilities Drive the physical layout and routing of package designs, ensuring alignment with silicon, package, and board performance requirements.
Perform substrate fit and routing studies to establish design, performance, and cost tradeoffs.
Define and implement substrate design rules, conducting internal and external reviews to ensure designs meet quality standards.
Analyze data, resolve Design Rule Checks (DRCs), and optimize package designs for manufacturability and performance.
Collaborate with cross-functional teams to optimize pinout and silicon-package-board interactions.
Complete documentation and collateral into the product lifecycle management system of record.
Qualifications You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates. Requirements listed would be obtained through a combination of industry relevant job experience, internship experiences and or schoolwork/classes/research.
Minimum Qualifications
Bachelors with 1+ years of experience or master’s degree with 6 months of experience in Electrical Engineering, Mechanical Engineering, or Material Sciences disciplines.
6+ months of experience with the following technical skills:
Experience and/or familiarity with microelectronic package or PCB physical layout design and manufacturing process.
Familiarity with package design tools like Siemens Xpedition, Cadence Allegro Package Design, AutoCAD, or SolidWorks.
Familiarity with physical layout aspects of substrate design, including custom layouts, floor plans, or schematic layout conversion.
Preferred Qualifications Experience in microelectronic package substrate design, package I/O routing, and/or technology development.
Familiarity with microelectronic package electrical modeling and simulation tools such as PowerDC, HyperLynx, Q3D, and HFSS.
Strong analytical ability and problem-solving skills, including debugging and providing creative solutions.
Experience with package design tools such as Package Layout Automation (PLA) and FIELD.
Experience with scripting using Python, VB, C, or similar languages.
Additional Information Job Type: Experienced Hire
Shift: Shift 1 (United States of America)
Primary Location: US, Arizona, Phoenix
Work Model for this Role: This role will require an on-site presence. Job posting details (such as work model, location or time type) are subject to change.
Posting Statement: All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.
Benefits: We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock bonuses, and benefit programs which include health, retirement, and vacation. Find out more about the benefits of working at Intel.
Annual Salary Range for jobs which could be performed in the US: $105,650.00-149,150.00 USD. The range displayed on this job posting reflects the minimum and maximum target compensation for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific compensation range for your preferred location during the hiring process.
ADDITIONAL INFORMATION: Intel is committed to Responsible Business Alliance (RBA) compliance and ethical hiring practices. We do not charge any fees during our hiring process. Candidates should never be required to pay recruitment fees, medical examination fees, or any other charges as a condition of employment. If you are asked to pay any fees during our hiring process, please report this immediately to your recruiter.

#J-18808-Ljbffr