Logo
Apple

Apple is hiring: Graphics FE Implementation Engineer in Orlando

Apple, Orlando, FL, United States, 32885

Save Job

Graphics FE Implementation Engineer

Orlando, Florida, United States

Summary

Posted: Dec 17, 2024

Weekly Hours: 40

Role Number: 200583213

Imagine what you could do here. At Apple, new insights have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish! Dynamic, resourceful people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our dedication to leave the world better than we found it. Join the team that optimizes and delivers world-class GPUs into Apple Silicon. As part of the GPU FE Implementation team, you’ll be responsible for crafting and building a GPU that enriches the lives of millions of people every day.

Description

The successful candidate will work closely with the RTL and PD (physical design) teams and be responsible for synthesis, analysis, and optimization of the delivered IP. For this role, use and develop advanced techniques spanning RTL/Synthesis/PNR to meet challenging timing, power and area targets while also working with our partners in STA and DFT to achieve successful first silicon. Through this collaboration, you will deliver the best-in-class GPUs for the best consumer products. If you’re ready to help chart the future of Apple Silicon, we’d love to talk to you.

Minimum Qualifications

  1. Scripting experience in python, tcl, Perl, or Data manipulation
  2. BS + 10 years of relevant experience

Preferred Qualifications

  1. Experience driving block level synthesis and optimizations
  2. Experience with RTL design improvement for optimal Area, Timing Power
  3. Experience debugging complex logic equivalence issues and in netlist checks to validate functionality and netlist quality
  4. Experience implementing ECOs for functionality and timing
  5. Experience with one or more of: reset domain, multi-clock domain, multi-power domain (UPF), linting tools across RTL and Gate-Level
  6. Collaboration with Physical Design and Timing Analysis teams on physical concepts (floor-planning, placement, congestion, and timing constraints)
  7. Demonstrated ability to solve complex problems across multiple technical domains
  8. Ability to analyze architectural critical paths and drive multi-block closure across RTL Design and Physical Design teams
  9. Develop and Drive adoption of innovative methodologies across projects and teams
  10. Familiarity with DFT insertion
  11. Familiarity with simulation, debugging tools and experience of working closely with design verification team
  12. Experience working on GPUs/CPUs is desirable
#J-18808-Ljbffr